

## 100 MIPS, 128 kB Flash, 10-Bit ADC, 64-Pin Mixed-Signal MCU

# Analog Peripherals 10-Bit ADC

- ±1 LSB INL; no missing codes
- Programmable throughput up to 100 ksps
- 8 external inputs; programmable as single-ended or differential
- Programmable amplifier gain: 16, 8, 4, 2, 1, 0.5
- Data-dependent windowed interrupt generator
- Built-in temperature sensor (±3 °C)

### **Two Comparators**

#### Internal Voltage Reference

V<sub>DD</sub> Monitor/Brown-out Detector

### On-Chip JTAG Debug & Boundary Scan

- On-chip debug circuitry facilitates full speed, non-intrusive in-system debug (no emulator required)
- Provides breakpoints, single stepping, watchpoints, stack monitor
- Inspect/modify memory and registers
- Superior performance to emulation systems using ICE-chips, target pods, and sockets
- IEEE1149.1 compliant boundary scan

## High-Speed 8051 µC Core

- Pipelined instruction architecture; executes 70% of instructions in 1 or 2 system clocks
- Up to 100 MIPS throughput with 100 MHz system clock
- 16 x 16 multiply/accumulate engine (2-cycle)

#### Memory

- 8448 bytes data RAM
- 128 kB Flash; in-system programmable in 1024-byte sectors (1024 bytes are reserved)
- External parallel data memory interface

#### **Digital Peripherals**

- 32 port I/O; all are 5 V tolerant
- Hardware SMBus<sup>™</sup> (I2C<sup>™</sup> Compatible), SPI<sup>™</sup>, and two UART serial ports available concurrently
- Programmable 16-bit counter/timer array with six capture/compare modules
- 5 general-purpose 16-bit counter/timers
- Dedicated watchdog timer; bidirectional reset
- Real-time clock mode using Timer 3 or PCA

#### **Clock Sources**

- Internal oscillator: 24.5 MHz, 2% accuracy supports UART operation
- On-chip programmable PLL: up to 100 MHz
- External oscillator: Crystal, RC, C, or Clock

#### Supply Voltage: 3.0 to 3.6 V

- Typical operating current: 50 mA at 100 MHz
- Typical stop mode current: 0.4 μA

#### 64-Pin TQFP

Temperature Range: -40 to +85 °C



# 100 MIPS, 128 kB Flash, 10-Bit ADC, 64-Pin Mixed-Signal MCU

## **Selected Electrical Specifications**

 $(T_A = -40 \text{ to } +85 \text{ C}^\circ, V_{DD} = 3.0 \text{ V} \text{ unless otherwise specified})$ 

| PARAMETER                  | CONDITIONS                                       | MIN  | TYP  | MAX  | UNITS |
|----------------------------|--------------------------------------------------|------|------|------|-------|
| <b>GLOBAL CHARACTERIST</b> | ICS                                              |      |      |      |       |
| Supply Voltage             |                                                  | 3.0  | _    | 3.6  | V     |
| Supply Current             | Clock = 100 MHz                                  | _    | 50   | _    | mA    |
| (CPU active)               | Clock = 1 MHz                                    | _    | 0.6  | _    | mA    |
|                            | Clock = 32 kHz                                   | _    | 16   | _    | μA    |
| Supply Current             | Oscillator off; V <sub>DD</sub> Monitor Enabled  | _    | 10   | _    | μA    |
| (shutdown)                 | Oscillator off; V <sub>DD</sub> Monitor Disabled | _    | 0.4  | _    | μA    |
| Clock Frequency Range      |                                                  | DC   | _    | 100  | MHz   |
| INTERNAL CLOCKS            |                                                  |      |      |      |       |
| Oscillator Frequency       |                                                  | 24.0 | 24.5 | 25.0 | MHz   |
| PLL Frequency              |                                                  | _    | _    | 100  | MHz   |
| A/D CONVERTER              |                                                  |      |      |      |       |
| Resolution                 |                                                  |      | 10   |      | bits  |
| Integral Nonlinearity      |                                                  | _    | _    | ±1   | LSB   |
| Differential Nonlinearity  | Guaranteed Monotonic                             | _    | _    | ±1   | LSB   |
| Signal-to-Noise Plus       |                                                  | 59   | _    | _    | dB    |
| Distortion                 |                                                  |      |      |      |       |
| Throughput Rate            |                                                  | _    | _    | 100  | ksps  |

## **Package Information**



|            | MIN<br>(mm) | NOM<br>(mm) |      |
|------------|-------------|-------------|------|
| Α          | -           | -           | 1.20 |
| <b>A</b> 1 | 0.05        | -           | 0.15 |
| A2         | 0.95        | -           | 1.05 |
| b          | 0.17        | 0.22        | 0.27 |
| D          | -           | 12.00       | -    |
| D1         | -           | 10.00       | -    |
| е          | -           | 0.50        | -    |
| E          | -           | 12.00       | -    |
| E1         | -           | 10.00       | -    |

# C8051F120DK Development Kit

